#### **SUNKA PRASAD**

**Mobile:** +91-9985854803

Email: prasadsunka123@gmail.com

Linkdin: https://www.linkedin.com/in/sunka-prasad-9b2449208/

### **Summary:**

- Good knowledge on System Verilog and UVM methodology.
- Worked on high-speed bus protocols like APB, AHB and AXI.
- Familiar with different aspects of VIP development, creating Test plan, write Test cases, Functional Coverage, Code coverage and regression.
- Experience in developing TB &TB components for block level
- Good coding skills for Verification and hands on with QuestaSim tool used in Verification and waveform-based debugging tools.
- Good Debugging skills.

# **Experience:**

| Designation           | Organization                  | Duration             |
|-----------------------|-------------------------------|----------------------|
| Verification Engineer | Softnautics                   | June 2022 – Feb 2023 |
| Verification trainee  | Maven Silicon Training Centre | Dec 2021 – May 2022  |

## **Academic Qualification:**

| Degree Name                                         | College/University Name                                  | Year | Percentage |
|-----------------------------------------------------|----------------------------------------------------------|------|------------|
| B.Tech in Electronics and Communication Engineering | Gurunanak Institute of<br>Technical Campus,<br>Hyderabad | 2021 | 73.4%      |
| Diploma.(Electronics & Communication)               | Govt. Institute of Electronics,<br>Hyderabad             | 2017 | 80.2%      |
| Secondary School<br>Certificate(SSC)                | Zilla Praja Parishath<br>Secondary High<br>School        | 2014 | 93.0%      |

#### **Technical Skills:**

| HDL/HVL                  | Verilog, System Verilog                           |
|--------------------------|---------------------------------------------------|
| Verification Methodology | UVM                                               |
| Protocol Knowledge       | PCIe,I2C,AHB, APB & AXI                           |
| EDA Tools                | Mentor Questa, ModelSim, Quartus Prime and vivado |
| Scripting Knowledge      | Perl ,Python,Linux and Unix                       |

# **Projects Profile:**

| Project                                                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| AHB to APB Bridge IP Core Verification Role: Verification using UVM | Project Description: An AHB to APB Bridge is an AHB slave which works as an interface between the high performance AHB bus and low performance APB bus.                                                                                                                                                                                                                                                                                                                                                  |  |
| OVIVI                                                               | Responsibilities: As part of verification,                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                                     | <ul> <li>Understood AHB to APB Bridge Verification<br/>architecture document.</li> <li>Architected the class based verification environment.</li> </ul>                                                                                                                                                                                                                                                                                                                                                  |  |
|                                                                     | <ul> <li>Defined Verification Plan</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|                                                                     | <ul> <li>Verified the RTL module with UVM Test Bench with<br/>different test scenarios like single READ, WRITE,<br/>and Burst READ, WRITE with different burst lengths</li> </ul>                                                                                                                                                                                                                                                                                                                        |  |
|                                                                     | <ul> <li>Generated code coverage and functional coverage<br/>report for RTL Verification signoff</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                              |  |
|                                                                     | Documented all Verification efforts                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| PROJECT DETAILS: (softnautics)                                      | <ul> <li>I2C Soft IP Verification</li> <li>Understood IP Specification.</li> <li>Developed test plan, testcases for coverage driven verification.</li> <li>Verified the DUT with UVM Testbench with different constrained random test scenarios.</li> <li>Found few RTL issues related to I2c master and slave.</li> <li>Debugged the test cases failures and worked with designer to fix.</li> <li>As a part of project python scripting was used to make environmental based logics simpler</li> </ul> |  |